

#### CSSE2010/CSSE7201 Lecture 8

# **Sequential Circuits 3 State Machines**



School of Information Technology and Electrical Engineering
The University of Queensland



#### **Outline**

- Admin
- State machines
  - State diagrams
  - State tables
  - State encoding



#### **Admin**

Quiz 3 is due on Friday 4pm this week



#### **Sequential Circuits**

- State = value stored in flip-flops
- Output depends on input and state
- Next state depends on inputs and state





#### **State Machines**



- Sequential circuits can also be called
  - state machines
  - finite state machines (FSMs)
- State machine has
  - Finite number of possible states
  - Only one current state
  - Can transition to other states based on inputs and current state



#### **State Machines**

• The states can be defined based on the problem:

E.g. a vending machine accepting 5 cents and 10 cents coins to dispense a candy when it receives 15 cents in total. What can be the different states?

State = Money received so for





( \$

$$2^{2} = 0$$



### **Types of State Machines**



- Two types
- Mealy machines 🖊
  - Outputs depend on current state and inputs



Moore machines



 Outputs depend only on current state (flip-flop) values)



Outputs can only change when state changes





## Moore vs Mealy Machine







# **State Diagram**





## State Diagram (cont.)

- Notation
  - State





Transition

- Logic expression Or \_
- If expression is true, state transition is made
- No label means "true" i.e. always transition
- Examples







**Special case** 

for only one input



### **Example – to be worked out in class**

Binary counter with 2-bit output





#### **Example**

- Binary up/down counter with 2-bit output
  - One input: U

    - 0 means count down









#### **Example**

- Binary up/down counter with 2-bit output
  - Two Inputs: U,D







 $\Re$ U=0, D=0 means reset to 00



$$2^{2}=4$$

$$D \rightarrow \text{upldu}$$

$$(\text{omitor})$$

$$UD + 4D$$

$$D(4+\overline{a}) = D$$

- Binary up/down counter with 2-bit output
  - U=1, D=0 means count up
  - U=0, D=1 means count down
  - U=1, D=1 means set to 11
  - U=0, D=0 means reset to 00





#### Completeness

- Each possible combination of inputs should be addressed exactly once for each state
  - i.e. transition arrows from each state must encompass all possibilities (exactly once)
- Example:





## **State Table**

- State diagrams can also be represented in a state table
- Example binary up/down counter with 2-bit output and single input U (1 means up, 0 means down)
- One dimensional state table:

|                                       | Current | Input U | Next State | Outputs |    |
|---------------------------------------|---------|---------|------------|---------|----|
| 10                                    | State   |         |            | Q1      | Q0 |
| Every combination of state and inputs | 50      | 0       | 53         | 0       | 0  |
|                                       | So      |         | 51         | 0       | 0  |
|                                       | 51      | 10      | So         | 0       | 1  |
|                                       | 51      | _       | 52 St      | 0       | 1  |
|                                       | 1 52 52 | 0       | S 1        |         | 0  |
|                                       | V 53    | 0       | S2<br>S0   | (       | 1  |







# **State Table (cont.)**

Two-dimensional state table

Every combination of inputs

Q0

Same examples

|                     | Current | Next State |     | Outputs |   |
|---------------------|---------|------------|-----|---------|---|
| $\mathcal{T}$       | State   | Ū          | U 🗸 | Q1      | Q |
| The state of        | 50      | 53         | 51  | 0       | 0 |
|                     | 51      | 50         | SZ  | 0       |   |
| One row per < state | 1052    | 51         | 53  | l       | 0 |
|                     | 53      | \$ 2       | S 0 | l       | / |









- Must encode each state into flip-flop values
- Choose
  - Number of flip-flops
  - Bit patterns that represent each state
- Ideally

Choose state encoding to make combinational logic simple, for both

logic simple, for both

- ✓ Output logic
- ✓ Next state logic ✓



#### **Example**

 Binary counter with 2-bit output (encoling)
Bit patren Slate e 4 FFS transit State transit Lossi is simple 50 52 Binon envol. = Out put logi?



#### **One-hot coding**

- Use one flip-flop per state
- Only one flip-flop has 1 at any time
- Example binary counter with 2-bit output





#### **Sequence Detector Example**

- Design a state machine which detects the pattern 101 in an incoming bit stream and outputs a 1 whenever it detects this pattern
  - Output is 1 for one clock cycle after the third digit is clocked in
- Example:
- Input:
- 0010111010100
  - 0000100010100 Output:



() -> defing the states (2) -> Dom tre stale dingrem (Moore) (3) -> State table < 10 } Still have State names o. 5 So, 5,. (4) -> State encoding -> i.e binay, one-hot State table again with encoding.

State table again with encoding.

State tran a output

a draw the logic diagram

watch the = watch the steps example for (5x6) pre-recorded example will be provided on Blackboard